## **General Description**

The MAX4230-MAX4234 single/dual/guad, high-outputdrive CMOS op amps feature 200mA of peak output current, Rail-to-Rail<sup>®</sup> input, and output capability from a single 2.7V to 5.5V supply. These amplifiers exhibit a high slew rate of 10V/µs and a gain-bandwidth product (GBWP) of 10MHz. The MAX4230-MAX4234 can drive typical headset levels (32 $\Omega$ ), as well as bias an RF power amplifier (PA) in wireless handset applications.

The MAX4230 comes in a tiny 5-pin SC70 package and the MAX4231, single with shutdown, is offered in the 6-pin SC70 package. The dual op amp MAX4233 is offered in the space-saving 10-bump UCSP™, providing the smallest footprint area for a dual op amp with shutdown.

These op amps are designed to be part of the PA control circuitry, biasing RF PAs in wireless headsets. The MAX4231/MAX4233 offer a SHDN feature that drives the output low. This ensures that the RF PA is fully disabled when needed, preventing unconverted signals to the RF antenna.

The MAX4230 family offers low offsets, wide bandwidth, and high output drive in a tiny 2.1mm x 2.0mm SC70 space-saving package. These parts are offered over the automotive temperature range (-40°C to +125°C).

## Applications

**RF PA Biasing Controls in Handset Applications** Portable/Battery-Powered Audio Applications

Portable Headphone Speaker Drivers (32 $\Omega$ )

Audio Hands-Free Car Phones (Kits)

Laptop/Notebook Computers/TFT Panels Sound Ports/Cards

Set-Top Boxes

Digital-to-Analog Converter Buffers

Transformer/Line Drivers

Motor Drivers

Selector Guide appears at end of data sheet. Pin Configurations appear at end of data sheet.

Rail-to-Rail is a registered trademark of Nippon Motorola. Ltd. UCSP is a trademark of Maxim Integrated Products, Inc.

# M/X/M

Maxim Integrated Products 1

Features

- 30mA Output Drive Capability
- Rail-to-Rail Input and Output
- 1.1mA Supply Current per Amplifier
- ♦ 2.7V to 5.5V Single-Supply Operation
- 10MHz Gain-Bandwidth Product
- High Slew Rate: 10V/µs
- 100dB Voltage Gain (R<sub>L</sub> = 100kΩ)
- 85dB Power-Supply Rejection Ratio
- No Phase Reversal for Overdriven Inputs
- Unity-Gain Stable for Capacitive Loads to 780pF
- Low-Power Shutdown Mode Reduces Supply Current to <1µA
- Available in 5-Pin SC70 Package (MAX4230)
- Available in 10-Bump UCSP Package (MAX4233)

## **Ordering Information**

| PART         | TEMP RANGE      | PIN-<br>PACKAGE | top<br>Mark |
|--------------|-----------------|-----------------|-------------|
| MAX4230AXK-T | -40°C to +125°C | 5 SC70-5        | ACS         |
| MAX4230AUK-T | -40°C to +125°C | 5 SOT23-5       | ABZZ        |
| MAX4231AXT-T | -40°C to +125°C | 6 SC70-6        | ABA         |
| MAX4231AUT-T | -40°C to +125°C | 6 SOT23-6       | AAUV        |

Ordering Information continued at end of data sheet.

# Typical Operating Circuit



For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

## **ABSOLUTE MAXIMUM RATINGS**

Note 1: Package power dissipation should also be observed.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **DC ELECTRICAL CHARACTERISTICS**

 $(V_{DD} = 2.7V, V_{SS} = 0V, V_{CM} = V_{DD}/2, V_{OUT} = (V_{DD}/2), R_L = \infty$  connected to  $(V_{DD}/2), V_{\overline{SHDN}} = V_{DD}, T_A = +25^{\circ}C$ , unless otherwise noted.) (Note 2)

| PARAMETER                          | SYMBOL          | CO                                                                     | NDITIONS                          |                                   | MIN             | ТҮР  | MAX             | UNITS |
|------------------------------------|-----------------|------------------------------------------------------------------------|-----------------------------------|-----------------------------------|-----------------|------|-----------------|-------|
| Operating Supply Voltage Range     | V <sub>DD</sub> | Inferred from PSRF                                                     | test                              |                                   | 2.7             |      | 5.5             | V     |
| Input Offset Voltage               | VOS             |                                                                        |                                   |                                   |                 | 0.85 | ±3              | mV    |
| Input Bias Current                 | Ι <sub>Β</sub>  | $V_{CM} = V_{SS}$ to $V_{DD}$                                          |                                   |                                   |                 | 50   |                 | рА    |
| Input Offset Current               | los             | $V_{CM} = V_{SS}$ to $V_{DD}$                                          |                                   |                                   |                 | 50   |                 | рА    |
| Input Resistance                   | R <sub>IN</sub> |                                                                        |                                   |                                   |                 | 1000 |                 | MΩ    |
| Common-Mode Input Voltage<br>Range | VCM             | Inferred from CMRI                                                     | R test                            |                                   | V <sub>SS</sub> |      | V <sub>DD</sub> | V     |
| Common-Mode Rejection Ratio        | CMRR            | $V_{SS} < V_{CM} < V_{DD}$                                             |                                   |                                   | 52              | 70   |                 | dB    |
| Power-Supply Rejection Ratio       | PSRR            | V <sub>DD</sub> = 2.7V to 5.5V                                         |                                   |                                   | 73              | 85   |                 | dB    |
| Shutdown Output Impedance          | Rout            | V <sub>SHDN</sub> = 0V (Note                                           | 3)                                |                                   |                 | 10   |                 | Ω     |
| Output Voltage in Shutdown         | VOUT(SHDN)      | $V_{\overline{SHDN}} = 0V, R_L = 2$                                    | 200Ω (Note 3)                     |                                   |                 | 68   | 120             | mV    |
|                                    | Avol            | V <sub>SS</sub> + 0.20 < V <sub>OUT</sub><br>< V <sub>DD</sub> - 0.20V | $R_L = 100k\Omega$                | 2                                 |                 | 100  |                 |       |
| Large-Signal Voltage Gain          |                 |                                                                        | $R_L = 2k\Omega$                  |                                   | 85              | 98   |                 | dB    |
|                                    |                 | < VDD - 0.20V                                                          | $R_L = 200\Omega$                 |                                   | 74              | 80   |                 |       |
|                                    |                 | $R_L = 32\Omega$                                                       | V <sub>DD</sub> - V <sub>OH</sub> |                                   |                 | 400  | 500             |       |
|                                    |                 |                                                                        | V <sub>OL</sub> - V <sub>SS</sub> |                                   |                 | 360  | 500             |       |
| Output Voltage Swing               |                 | D: 2000                                                                | V <sub>DD</sub> - V <sub>OH</sub> |                                   |                 | 80   | 120             | mV    |
| Output voltage Swing               | VOUT            | $V_{OUT}$ $R_L = 200\Omega$                                            | V <sub>OL</sub> - V <sub>SS</sub> |                                   |                 | 70   | 120             | mv    |
|                                    |                 | $R_i = 2k\Omega$                                                       | V <sub>DD</sub> - V <sub>OH</sub> |                                   |                 | 8    | 14              |       |
|                                    |                 | $\Pi_{L} = 2KS2$                                                       | V <sub>OL</sub> - V <sub>SS</sub> |                                   |                 | 7    | 14              |       |
| Output Source/Sink Current         |                 | V <sub>OUT</sub> = 0.15V to (V                                         | o (V <sub>DD</sub> - 0.15V)       |                                   | 7               | 10   |                 | mA    |
|                                    |                 | 10ma A                                                                 | V 07V V                           | V <sub>DD</sub> - V <sub>OH</sub> |                 | 128  | 200             |       |
| Output Valtage with Ourrent Lagd   |                 | $I_L = 10 \text{mA}$ V                                                 | $V_{DD} = 2.7V$                   | V <sub>OL</sub> - V <sub>SS</sub> |                 | 112  | 175             |       |
| Output Voltage with Current Load   |                 | 1. 20m A                                                               |                                   | V <sub>DD</sub> - V <sub>OH</sub> |                 | 240  | 320             | mV    |
|                                    |                 | $I_L = 30 \text{mA}$                                                   | $V_{DD} = 5V$                     | V <sub>OL</sub> - V <sub>SS</sub> |                 | 224  | 300             | ]     |



## DC ELECTRICAL CHARACTERISTICS (continued)

 $(V_{DD} = 2.7V, V_{SS} = 0V, V_{CM} = V_{DD}/2, V_{OUT} = (V_{DD}/2), R_L = \infty$  connected to  $(V_{DD}/2), V_{SHDN} = V_{DD}, T_A = +25^{\circ}C$ , unless otherwise noted.) (Note 2)

| PARAMETER                     | SYMBOL    | CONDITIONS                                                                   |                        | MIN | ТҮР                   | МАХ | UNITS |
|-------------------------------|-----------|------------------------------------------------------------------------------|------------------------|-----|-----------------------|-----|-------|
| Quiescent Supply Current (per |           | $V_{DD} = 5.5V, V_{CM} = V_{DD} / 2$<br>$V_{DD} = 2.7V, V_{CM} = V_{DD} / 2$ |                        |     | 1.2                   | 2.3 | mA    |
| Amplifier)                    | IDD       |                                                                              |                        |     | 1.1                   | 2.0 | ША    |
| Shutdown Supply Current (per  |           | $V_{\overline{SHDN}} = 0V, R_L = \infty$                                     | $V_{DD} = 5.5V$        |     | 0.5                   | 1   |       |
| Amplifier) (Note 3)           | IDD(SHDN) | $V SHDN = 0V, RL = \infty$                                                   | $V_{DD} = 2.7 V$       |     | 0.1                   | 1   | μΑ    |
|                               |           | Shutdown mode (Note 3)                                                       | Shutdown mode (Note 3) |     | V <sub>SS</sub> + 0.3 | }   | V     |
| SHDN Logic Threshold          |           | Normal mode (Note 3)                                                         |                        |     | V <sub>DD</sub> - 0.3 |     | v     |
| SHDN Input Bias Current       |           | $V_{SS} < V_{\overline{SHDN}} < V_{DD}$ (Not                                 | e 3)                   |     | 50                    |     | pА    |

## DC ELECTRICAL CHARACTERISTICS

 $(V_{DD} = 2.7V, V_{SS} = 0V, V_{CM} = V_{DD}/2, V_{OUT} = (V_{DD}/2), R_L = \infty$  connected to  $(V_{DD}/2), V_{\overline{SHDN}} = V_{DD}, T_A = -40$  to +125°C, unless otherwise noted.) (Note 2)

| PARAMETER                          | SYMBOL                     |                                                       | CONDITIONS               |                                   | MIN             | ТҮР | MAX             | UNITS |
|------------------------------------|----------------------------|-------------------------------------------------------|--------------------------|-----------------------------------|-----------------|-----|-----------------|-------|
| Operating Supply Voltage<br>Range  | V <sub>DD</sub>            | Inferred from PSRR test                               |                          | 2.7                               |                 | 5.5 | V               |       |
| Input Offset Voltage               | Vos                        |                                                       |                          |                                   |                 |     | ±5              | mV    |
| Offset Voltage Tempco              | $\Delta V_{OS} / \Delta T$ |                                                       |                          |                                   | ±3              |     | µV/°C           |       |
| Common-Mode Input Voltage<br>Range | V <sub>CM</sub>            | Inferred from                                         | Inferred from CMRR test  |                                   | V <sub>SS</sub> |     | V <sub>DD</sub> | V     |
| Common-Mode Rejection Ratio        | CMRR                       | $V_{SS} < V_{CM} < T_{CM}$                            | V <sub>DD</sub>          |                                   | 46              |     |                 | dB    |
| Power-Supply Rejection Ratio       | PSRR                       | $V_{DD} = 2.7 V$ to                                   | 5.5V                     |                                   | 70              |     |                 | dB    |
| Output Voltage in Shutdown         | VOUT(SHDN)                 | $V_{\overline{SHDN}} < 0V,$                           | $R_L$ = 200 $\Omega$ (No | te 3)                             |                 |     | 150             | mV    |
| Larga Signal Valtaga Cain          | A <sub>VOL</sub>           | $V_{\rm SS} + 0.2V < V_{\rm DD} - 0.2V$               |                          | $R_L = 2k\Omega$                  | 76              |     |                 | dB    |
| Large-Signal Voltage Gain          |                            |                                                       |                          | $R_L = 200\Omega$                 | 67              |     |                 |       |
|                                    |                            | D. 220 T.                                             | 200 T 05%0               |                                   |                 |     | 650             | - mV  |
|                                    |                            | $R_L = 32\Omega,  T_A = +85^\circC$                   |                          | V <sub>OL</sub> - V <sub>SS</sub> |                 |     | 650             |       |
| Output Voltage Swing               |                            | D 0000                                                |                          | V <sub>DD</sub> - V <sub>OH</sub> |                 |     | 150             |       |
| Output Voltage Swing               | Vout                       | $R_L = 200\Omega$                                     | 1 = 20022                |                                   |                 |     | 150             |       |
|                                    |                            |                                                       |                          | V <sub>DD</sub> - V <sub>OH</sub> |                 |     | 20              |       |
|                                    |                            | $R_L = 2k\Omega$                                      |                          | V <sub>OL</sub> - V <sub>SS</sub> |                 |     | 20              |       |
| Output Source/Sink Current         |                            | V <sub>OUT</sub> = 0.15V to (V <sub>DD</sub> - 0.15V) |                          | 4                                 |                 |     | mA              |       |
|                                    |                            | h 10mm A                                              |                          | V <sub>DD</sub> - V <sub>OH</sub> |                 |     | 250             | -     |
|                                    |                            | $I_L = 10mA$                                          | $V_{DD} = 2.7V$          | V <sub>OL</sub> - V <sub>SS</sub> |                 |     | 230             |       |
| Output Voltage with Current Load   |                            | I <sub>L</sub> = 30mA,<br>T <sub>A</sub> = -40°C      | V <sub>DD</sub> = 5V     | V <sub>DD</sub> - V <sub>OH</sub> |                 |     | 400             | mV    |
|                                    |                            | to +85°C                                              | vuu = 5v                 | V <sub>OL</sub> - V <sub>SS</sub> |                 |     | 370             |       |

## DC ELECTRICAL CHARACTERISTICS (continued)

 $(V_{DD} = 2.7V, V_{SS} = 0V, V_{CM} = V_{DD}/2, V_{OUT} = (V_{DD}/2), R_L = \infty$  connected to  $(V_{DD}/2), V_{SHDN} = V_{DD}, T_A = -40$  to +125°C, unless otherwise noted.) (Note 2)

| PARAMETER                | SYMBOL    | CONDITIONS                         |                 | MIN | ТҮР | MAX | UNITS |
|--------------------------|-----------|------------------------------------|-----------------|-----|-----|-----|-------|
| Quiescent Supply Current |           | $V_{DD} = 5.5V, V_{CM} = V_{DD}/2$ |                 |     |     | 2.8 | m 4   |
| (per Amplifier)          | IDD       | $V_{DD} = 2.7V, V_{CM} = V_{DD}/2$ |                 |     |     | 2.5 | mA    |
| Shutdown Supply Current  |           |                                    | $V_{DD} = 5.5V$ |     |     | 2.0 |       |
| (per Amplifier) (Note 3) | IDD(SHDN) | $V_{SHDN} < 0, R_L = \infty$       | $V_{DD} = 2.7V$ |     |     | 2.0 | μA    |

# AC ELECTRICAL CHARACTERISTICS

 $(V_{DD} = 2.7V, V_{SS} = 0V, V_{CM} = V_{DD}/2, V_{OUT} = (V_{DD}/2), R_L = \infty$  connected to  $(V_{DD}/2), V_{\overline{SHDN}} = V_{DD}, T_A = +25^{\circ}C$ , unless otherwise noted.) (Note 2)

| PARAMETER                               | SYMBOL          | CONDITIONS                                                                | MIN TYP MAX | UNITS   |
|-----------------------------------------|-----------------|---------------------------------------------------------------------------|-------------|---------|
| Gain-Bandwidth Product                  | GBWP            | $V_{CM} = V_{DD}/2$                                                       | 10          | MHz     |
| Full-Power Bandwidth                    | FPBW            | $V_{OUT} = 2V_{P-P}, V_{DD} = 5V$                                         | 0.8         | MHz     |
| Slew Rate                               | SR              |                                                                           | 10          | V/µs    |
| Phase Margin                            | PM              |                                                                           | 70          | Degrees |
| Gain Margin                             | GM              |                                                                           | 15          | dB      |
| Total Harmonic Distortion Plus<br>Noise | THD+N           | f = 10kHz, V <sub>OUT</sub> = 2V <sub>P-P</sub> , A <sub>VCL</sub> = 1V/V | 0.0005      | %       |
| Input Capacitance                       | CIN             |                                                                           | 8           | pF      |
| Veltage Naise Depaits                   |                 | f = 1kHz                                                                  | 15          | nV/√Hz  |
| Voltage Noise Density                   | en              | f = 10 kHz                                                                | 12          |         |
| Channel-to-Channel Isolation            |                 | $f = 1 \text{kHz}, \text{R}_{\text{L}} = 100 \text{k}\Omega$              | 125         | dB      |
| Capacitive Load Stability               |                 | A <sub>VCL</sub> = 1V/V, no sustained oscillations                        | 780         | рF      |
| Shutdown Time                           | <b>TSHDN</b>    | (Note 3)                                                                  | 1           | μs      |
| Enable Time from Shutdown               | <b>t</b> ENABLE | (Note 3)                                                                  | 1           | μs      |
| Power-Up Time                           | ton             |                                                                           | 5           | μs      |

Note 2: All units 100% tested at +25°C. All temperature limits are guaranteed by design.

Note 3: SHDN logic parameters are for MAX4231/MAX4233 only.

## **Typical Operating Characteristics**

 $(V_{DD} = 2.7V, V_{SS} = 0V, V_{CM} = V_{DD}/2, V_{OUT} = V_{DD}/2, R_L = \infty, \text{ connected to } V_{DD}/2, V_{\overline{SHDN}} = V_{DD}. T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 











MAX4230-MAX4234



## Typical Operating Characteristics (continued)

 $(V_{DD} = 2.7V, V_{SS} = 0V, V_{CM} = V_{DD}/2, V_{OUT} = V_{DD}/2, R_L = \infty$ , connected to  $V_{DD}/2, V_{SHDN} = V_{DD}$ .  $T_A = +25^{\circ}C$ , unless otherwise noted.)

\_\_\_\_\_

MIXIM

6

## **Typical Operating Characteristics (continued)**

 $(V_{DD} = 2.7V, V_{SS} = 0V, V_{CM} = V_{DD}/2, V_{OUT} = V_{DD}/2, R_L = \infty$ , connected to  $V_{DD}/2, V_{SHDN} = V_{DD}. T_A = +25^{\circ}C$ , unless otherwise noted.)







MAX4230-MAX4234



OUTPUT CURRENT vs. OUTPUT VOLTAGE (SOURCING,  $V_{DD} = 5.0V$ )



(SOURCING, V<sub>DD</sub> = 2.7V)

**OUTPUT CURRENT vs. OUTPUT VOLTAGE** 



OUTPUT CURRENT vs. OUTPUT VOLTAGE (SINKING, V<sub>DD</sub> = 5.0V)



 $\begin{array}{l} \textbf{OUTPUT CURRENT vs. OUTPUT VOLTAGE} \\ \textbf{(SINKING, V_{DD} = 2.7V)} \end{array}$ 



INPUT VOLTAGE NOISE vs. Frequency



M/X/W

# MAX4230-MAX4234

|                           | Pin Description           |                           |                                |                 |                  |                          |                                                                       |  |  |  |
|---------------------------|---------------------------|---------------------------|--------------------------------|-----------------|------------------|--------------------------|-----------------------------------------------------------------------|--|--|--|
|                           |                           | Р                         | IN                             |                 |                  |                          |                                                                       |  |  |  |
| MAX4230<br>SOT23/<br>SC70 | MAX4231<br>SOT23/<br>SC70 | MAX4232<br>SOT23/<br>μMAX | <b>ΜΑΧ4233</b><br>μ <b>ΜΑΧ</b> | MAX4233<br>UCSP | Max4234<br>TSSOP | NAME                     | FUNCTION                                                              |  |  |  |
| 1                         | 1                         |                           |                                | _               | _                | IN+                      | Noninverting Input                                                    |  |  |  |
| 2                         | 2                         | 4                         | 4                              |                 | 4                | V <sub>SS</sub>          | Negative Supply Input. Connect to ground for single-supply operation. |  |  |  |
| 3                         | 3                         | _                         | _                              | _               | _                | IN-                      | Inverting Input                                                       |  |  |  |
| 4                         | 4                         | _                         | _                              | _               | _                | OUT                      | Amplifier Output                                                      |  |  |  |
| 5                         | 6                         | 8                         | 10                             | _               | 11               | V <sub>DD</sub>          | Positive Supply Input                                                 |  |  |  |
| _                         | 5                         | _                         | 5, 6                           | _               | _                | SHDN,<br>SHDN1,<br>SHDN2 | Shutdown Control. Tie to high for normal operation.                   |  |  |  |
|                           |                           | 3                         | 3                              | _               | 3                | IN1+                     | Noninverting Input to Amplifier 1                                     |  |  |  |
| _                         | —                         | 2                         | 2                              | —               | 2                | IN1-                     | Inverting Input to Amplifier 1                                        |  |  |  |
|                           | _                         | 1                         | 1                              | _               | 1                | OUT1                     | Amplifier 1 Output                                                    |  |  |  |
|                           | _                         | 5                         | 7                              | _               | 5                | IN2+                     | Noninverting Input to Amplifier 2                                     |  |  |  |
| _                         | _                         | 6                         | 8                              | _               | 6                | IN2-                     | Inverting Input to Amplifier 2                                        |  |  |  |
| _                         | _                         | 7                         | 9                              | _               | 7                | OUT2                     | Amplifier 2 Output                                                    |  |  |  |
| _                         | _                         | _                         | _                              | _               | 10, 12           | IN3+,<br>IN4+            | Noninverting Input to Amplifiers 3 and 4                              |  |  |  |
| _                         | —                         | —                         |                                | —               | 9, 13            | IN3-, IN4-               | Inverting Input to Amplifiers 3 and 4                                 |  |  |  |
| _                         | _                         | _                         | _                              | _               | 8, 14            | OUT3,<br>OUT4            | Amplifiers 3 and 4 Outputs                                            |  |  |  |

## **Detailed Description**

#### **Rail-to-Rail Input Stage**

The MAX4230–MAX4234 CMOS operational amplifiers have parallel-connected N- and P-channel differential input stages that combine to accept a common-mode range extending to both supply rails. The N-channel stage is active for common-mode input voltages typically greater than (V<sub>SS</sub> + 1.2V), and the P-channel stage is active for common-mode input voltages typically less than (V<sub>DD</sub> - 1.2V).

## **Applications Information**

#### **Package Power Dissipation**

Warning: Due to the high output current drive, this op amp can exceed the absolute maximum power-dissipation rating. As a general rule, as long as the peak current is less than or equal to 40mA, the maximum package power dissipation is not exceeded for any of the package types offered. There are some exceptions to this rule, however. The absolute maximum power-dissipation rating of each package should always be verified using the following equations. The equation below gives an approximation of the package power dissipation:

#### $P_{IC(DISS)} \cong V_{RMS} I_{RMS} COS \theta$

where:

 $V_{RMS}$  = RMS voltage from V\_DD to V\_OUT when sourcing current and RMS voltage from V\_OUT to V\_SS when sinking current.

 $I_{RMS}$  = RMS current flowing out of or into the op amp and the load.

 $\theta$  = phase difference between the voltage and the current. For resistive loads, COS  $\theta$  = 1.





Figure 1. MAX4230/MAX4231 Used in Single-Supply Operation Circuit Example

For example, the circuit in Figure 1 has a package power dissipation of 196mW:

$$RMS \cong (V_{DD} - V_{DC}) + \frac{V_{PEAK}}{\sqrt{2}}$$
  
= 3.6V - 1.8V +  $\frac{1.0V}{\sqrt{2}}$  = 2.507V<sub>RMS</sub>  
$$I_{RMS} \cong I_{DC} + \frac{I_{PEAK}}{\sqrt{2}} = \frac{1.8V}{32\Omega} + \frac{1.0V/32\Omega}{\sqrt{2}}$$
  
= 78.4mA<sub>RMS</sub>

where:

 $V_{DC}$  = the DC component of the output voltage.

 $I_{DC}$  = the DC component of the output current.

 $V_{PEAK}$  = the highest positive excursion of the AC component of the output voltage.

 $I_{PEAK}$  = the highest positive excursion of the AC component of the output current.

Therefore:

$$P_{IC(DISS)} = V_{RMS} I_{RMS} COS \theta$$
  
= 196mW

Adding a coupling capacitor improves the package power dissipation because there is no DC current to the load, as shown in Figure 2:





$$V_{RMS} \cong \frac{V_{PEAK}}{\sqrt{2}}$$
$$= \frac{1.0V}{\sqrt{2}} = 0.707 V_{RMS}$$
$$I_{RMS} \cong I_{DC} + \frac{I_{PEAK}}{\sqrt{2}} = 0A + \frac{1.0V/32\Omega}{\sqrt{2}}$$
$$= 22.1 m A_{RMS}$$

Therefore:

$$PIC(DISS) = V_{RMS} I_{RMS} COS \theta$$
  
= 15.6mW

If the configuration in Figure 1 were used with all four of the MAX4234 amplifiers, the absolute maximum powerdissipation rating of this package would be exceeded (see the *Absolute Maximum Ratings* section).

#### 60mW Single-Supply Stereo Headphone Driver

Two MAX4230/MAX4231s can be used as a single-supply, stereo headphone driver. The circuit shown in Figure 2 can deliver 60mW per channel with 1% distortion from a single 5V supply.

The input capacitor ( $C_{IN}$ ), in conjunction with  $R_{IN}$ , forms a highpass filter that removes the DC bias from the incoming signal. The -3dB point of the highpass filter is given by:

$$f_{-3dB} = \frac{1}{2\pi R_{IN}C_{IN}}$$

M/X/M



Figure 3. Dual MAX4230/MAX4231 Bridge Amplifier for 200mW at 3V

Choose gain setting resistors R<sub>IN</sub> and R<sub>F</sub> according to the amount of desired gain, keeping in mind the maximum output amplitude. The output coupling capacitor, C<sub>OUT</sub>, blocks the DC component of the amplifier output, preventing DC current flowing to the load. The output capacitor and the load impedance form a highpass filer with the -3dB point determined by:

$$f_{-3dB} = \frac{1}{2\pi R_L C_{OUT}}$$

For a  $32\Omega$  load, a  $100\mu$ F aluminum electrolytic capacitor gives a low-frequency pole at 50Hz.

#### **Bridge Amplifier**

The circuit shown in Figure 3 uses a dual MAX4230 to implement a 3V, 200mW amplifier suitable for use in size-constrained applications. This configuration eliminates the need for the large coupling capacitor required by the single op amp speaker driver when single-supply operation is necessary. Voltage gain is set to 10V/V; however, it can be changed by adjusting the  $82k\Omega$  resistor value.

#### **Rail-to-Rail Input Stage**

The MAX4230–MAX4234 CMOS op amps have parallelconnected N- and P-channel differential input stages that combine to accept a common-mode range extending to both supply rails. The N-channel stage is active for common-mode input voltages typically greater than (Vss + 1.2V), and the P-channel stage is active for common-mode input voltages typically less than (VDD -1.2V).



Figure 4. Rail-to-Rail Input/Output Range

#### Rail-to-Rail Output Stage

The minimum output is within millivolts of ground for single-supply operation, where the load is referenced to ground (Vss). Figure 4 shows the input voltage range and the output voltage swing of a MAX4230 connected as a voltage follower. The maximum output voltage swing is load dependent; however, it is guaranteed to be within 500mV of the positive rail (VDD = 2.7V) even with maximum load ( $32\Omega$  to ground).

The MAX4230–MAX4234 incorporate a smart short-circuit protection feature. When V<sub>OUT</sub> is shorted to V<sub>DD</sub> or V<sub>SS</sub>, the device detects a fault condition and limits the output current, therefore protecting the device and the application circuit. If V<sub>OUT</sub> is shorted to any voltage other than V<sub>DD</sub> or V<sub>SS</sub>, the smart short-circuit protection is not activated. When the smart short circuit is not active, the output currents can exceed 200mA (see *Typical Operating Characteristics*.)

#### Input Capacitance

One consequence of the parallel-connected differential input stages for rail-to-rail operation is a relatively large input capacitance C<sub>IN</sub> (5pF typ). This introduces a pole at frequency ( $2\pi$ R'C<sub>IN</sub>)-1, where R' is the parallel combination of the gain-setting resistors for the inverting or noninverting amplifier configuration (Figure 5). If the pole frequency is less than or comparable to the unity-gain bandwidth (10MHz), the phase margin is reduced, and the amplifier exhibits degraded AC performance through either ringing in the step response or sustained oscillations. The pole frequency is 10MHz when R' = 2k\Omega. To maximize stability, R' << 2k\Omega is recommended.



Figure 5. Inverting and Noninverting Amplifier with Feedback Compensation

To improve step response when  $R'>2k\Omega,$  connect a small capacitor  $C_f$  between the inverting input and output. Choose  $C_f$  as follows:

#### $C_{f} = 8(R / R_{f}) [pf]$

where  $R_f$  is the feedback resistor and R is the gain-setting resistor (Figure 5).

#### **Driving Capacitive Loads**

The MAX4230–MAX4234 have a high tolerance for capacitive loads. They are stable with capacitive loads up to 780pF. Figure 6 is a graph of the stable operating region for various capacitive loads vs. resistive loads. Figures 7 and 8 show the transient response with excessive capacitive loads (1500pF), with and without the addition of an isolation resistor in series with the output. Figure 9 shows a typical noninverting capacitive-load-driving circuit in the unity-gain configuration.







Figure 7. Small-Signal Transient Response with Excessive Capacitive Load



Figure 8. Small-Signal Transient Response with Excessive Capacitive Load with Isolation Resistor





Figure 9. Capacitive-Load-Driving Circuit



Figure 10. Shutdown Output Voltage Enable/Disable

The resistor improves the circuit's phase margin by isolating the load capacitor from the op amp's output.

#### **Power-Up and Shutdown Modes**

The MAX4231/MAX4233 have a shutdown option. When the shutdown pin (SHDN) is pulled low, supply current drops to  $0.5\mu$ A per amplifier (V<sub>DD</sub> = 2.7V), the amplifiers are disabled, and their outputs are driven to V<sub>SS</sub>. Since the outputs are actively driven to V<sub>SS</sub> in shutdown, any pullup resistor on the output causes a current drain from the supply. Pulling SHDN high enables the amplifier. In the dual MAX4233, the two amplifiers shut down independently. Figure 10 shows the MAX4231's output voltage to a shutdown pulse. The MAX4231–MAX4234 typically settle within 5µs after power-up. Figures 11 and 12 show I<sub>DD</sub> to a shutdown plus and voltage power-up cycle.



Figure 11. Shutdown Enable/Disable Supply Current



Figure 12. Power-Up/Down Supply Current

## Selector Guide

| PART    | AMPS PER<br>PACKAGE | SHUTDOWN<br>MODE |
|---------|---------------------|------------------|
| MAX4230 | Single              |                  |
| MAX4231 | Single              | Yes              |
| MAX4232 | Dual                |                  |
| MAX4233 | Dual                | Yes              |
| MAX4234 | Quad                | —                |

When exiting shutdown, there is a 6µs delay before the amplifier's output becomes active (Figure 10).





## Ordering Information (continued)

| PART          | TEMP RANGE      | PIN-<br>PACKAGE | top<br>Mark |
|---------------|-----------------|-----------------|-------------|
| MAX4232AKA-T  | -40°C to +125°C | 8 SOT23-8       | _           |
| MAX4232AUA    | -40°C to +125°C | 8 µMAX          | _           |
| MAX4233AUB    | -40°C to +125°C | 10 µMAX         | _           |
| MAX4233ABC-T* | -40°C to +125°C | 10 UCSP         | _           |
| MAX4234AUD    | -40°C to +125°C | 14 TSSOP        | _           |
| MAX4234ASD    | -40°C to +125°C | 14 SO           | _           |

\*Future product—contact factory for availablility.

#### **Power Supplies and Layout**

The MAX4230–MAX4234 can operate from a single 2.7V to 5.5V supply, or from dual  $\pm$ 1.35V to  $\pm$ 2.5V supplies. For single-supply operation, bypass the power

## Chip Information

MAX4230 TRANSISTOR COUNT: 230 MAX4231 TRANSISTOR COUNT: 230 MAX4232 TRANSISTOR COUNT: 462 MAX4233 TRANSISTOR COUNT: 462 MAX4234 TRANSISTOR COUNT: 924

supply with a 0.1µF ceramic capacitor. For dual-supply operation, bypass each supply to ground. Good layout improves performance by decreasing the amount of stray capacitance at the op amps' inputs and outputs. Decrease stray capacitance by placing external components close to the op amps' pins, minimizing trace











## Package Information (continued)





Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

Printed USA

\_\_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 (408) 737-7600

© 2002 Maxim Integrated Products

is a registered trademark of Maxim Integrated Products.